CVE-2025-63384
EUVD-2025-5078510.11.2025, 20:15
A vulnerability was discovered in RISC-V Rocket-Chip v1.6 and before implementation where the SRET (Supervisor-mode Exception Return) instruction fails to correctly transition the processor's privilege level. Instead of downgrading from Machine-mode (M-mode) to Supervisor-mode (S-mode) as specified by the sstatus.SPP bit, the processor incorrectly remains in M-mode, leading to a critical privilege retention vulnerability.Enginsight
Affected Products (NVD)
| Vendor | Product | Version |
|---|---|---|
| chipsalliance | rocketchip | 𝑥 ≤ 1.6 |
𝑥
= Vulnerable software versions
Common Weakness Enumeration